Espressif Systems /ESP32-S3 /ASSIST_DEBUG /CORE_1_DRAM0_EXCEPTION_MONITOR_5

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CORE_1_DRAM0_EXCEPTION_MONITOR_5

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0CORE_1_DRAM0_RECORDING_PC_1

Description

Core1 bus busy status regsiter

Fields

CORE_1_DRAM0_RECORDING_PC_1

The second dram0’s PC status when trigger DRAM busy interrupt

Links

() ()